Bus Control Adjustment 1)Factory Mode Press VOL-,CH-,INPUT of the key board orderly,and loosen them together.Then enter the Factory Mode.You can check the version of the software,adjust some settings.But we don’t advise you change this settings.because of the TV has already hold in the state of optimality.If you have to chang this settings,please connect with the local service center. 12...
Page 29
THIS PAGE ONLY FOR 4 LAYERS PCB, IF CUSTOMER WANT TO USE 6 LAYERS PCB, PLEASE CONTACT WITH ATI AE TEAM. MEM_VREF MEM_DQ[31:0] 3 MEM_VREF MDQ10 RP1D MEM_DQ10 VREF MDQ11 RP1C MEM_DQ11 MDQ9 RP1B MEM_DQ9 MAD[14:0] MAD0 MDQ8 RP1A MEM_DQ8 MAD1 MDQ15 RP2D...
Page 39
L39, C449, C452 and C571 are placeholders. The actual values may change. To start, L39 is 390nH. This is a coilcraft 0805CS-391XJBC. - 390nH @100MHz - Qmin = 48 @ 250 MHz - SRFmin = 560Mhz - Rdc Max = 1.5 Ohms +3.3V - Idc Max = 290mA Doing the calculations the C452 capacitor want to be ~36 pf.
Page 40
Insert if software wants to control the power state of the USB +3.3V R150 10K_DNI R149 0R_DNI GPIO_USB_CNTRL# R384 10K_DNI +3.3V C234 C235 100nF 10nF/50V/Y5V R151 100K_DNI M4-I12501 R364 FSMD050-1206 FB69 PTC_USB0 FIL_PWR_USB0 Cntrl USB_Stacked USB_OVERCURRENT Flag C236 100uF_16V USDAT0- GATE Low ESR MIC2545-1YM_DNI...
Page 43
+3.3V CORE_1.2V VDDP_1 VSS_1 VSS_57 VDDC_1 VDDP_2 VSS_2 VSS_58 VDDC_2 VDDP_3 VSS_3 VSS_59 VDDC_3 VDDP_4 OPTIONAL VSS_4 VSS_60 VDDC_4 VDDP_5 +3.3V VDDC POWER ON VSS_61 VDDC_5 VDDP_6 SAME TIME AS +3.3V VSS_6 VSS_62 VDDC_6 VDDP_7 DIODE CIRCUIT VSS_7 VSS_63 VDDC_7 VDDP_8 BGA388/FAN VSS_8...
Page 44
Boot ROM Enable: FAD(0) Reserved - internal pull down. Should be "0" during reset Boot Vector: FAD(2:1) Reserved - internal pull downs. Should be "00" during reset System Configuration: FAD(4:3) 00 - SOLO (Default) +3.3V T31x_SO 01 - Reserved +3.3V 10 - Reserved R180 10K_DNI R181 10K_DNI...
Page 45
+12V +3.3V +12V FB70 120R/3A/1206 6.8uH plcae near pin 8' C328 C329 C333 100nF 1uF_16V C339 C338 22uF_16V C330 C331 C332 C334 C335 C336 C337 100uF_16V C340 ESR=0.38R 100nF Place C88 between Place R1, and C88 100uF_16V 22uF/16V 100nF C342 10nF/50V/Y5V 10nF/50V/Y5V pins 9 and 7...
Page 46
ADC0_AVDD +3.3V REG2 Place 10uF and Bead near the ASIC. The high frequency Tab_Vout caps on page 7 should be placed directly across ADC1.8V FB75 120R/3A/1206 Vout ADC0_AVDD and AVSS pins. 0603 C363 C364 R204 C365 100nF 22uF_16V LM1117MPX-ADJ 187R 10uF_10V ESR=0.38R C366...